Design of CMOS Two-stage Operational Amplifier for ECG Monitoring System Using 90nm Technology

Fateh Moulahcene, Nour-Eddine Bouguechal, Imad Benacer and Saleh Hanfoug

Advanced Electronics Laboratory (LEA), University of Batna, Avenue Chahid Boukhilouf, 05000, Batna, Algeria
Micro30.sysfateh@gmail.com

Abstract

This paper presents a high performance Two-stage operational amplifier for biomedical applications. This Two-stage is designed for low noise, low power, high PSRR and high CMRR. The Miller compensation technique (Cc) is used with a nulling active resistance (Rz) implemented using Transmission gate transistors for stable operation in feedback mode. The operational amplifier was manufactured in a SPECTRE using GPDK 0.90-um CMOS technology with threshold voltages of a 0.17 V and - 0.14 V achieve a low power 2.6uW, high CMRR up to 130dB and PSRR up to 70dB at 1V power supply.

Keywords: Two-stage amplifier, Miller compensation, Transmission gate, CMRR (Common mode Rejection Ratio)

1. Introduction

The trend in the use of low-voltage power supplies for CMOS integrated circuits is by the reliability issue of small size MOSFET transistors and the increasing use of low-weight long life battery-operated portable electronic systems [1, 2].

With the rapid development of microelectronics in the recent past years, more and more applications require an ultra-low amplitude signal measurement module, such as implantable devices in biomedical application to monitor several Neuro-muscular activities [3-6].

Monitoring biomedical signals of the human body is a very interesting topic since it can be used to know vital health information of the body from the acquired data. These data capacitates medical practitioners to diagnose diseases [7, 8].

Biomedical signals, such as electrocardiogram (ECG), Electromyogram (EMG), Electroencephalogram (EEG), are characterized by their low voltage-levels and low frequency, Table 1 shows the characteristics of these signals [8 -12]

<table>
<thead>
<tr>
<th>Table 1. Most Commonly used Biomedical Signals</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Signal</strong></td>
</tr>
<tr>
<td>----------</td>
</tr>
<tr>
<td>ECG</td>
</tr>
<tr>
<td>EEG</td>
</tr>
<tr>
<td>EMG</td>
</tr>
</tbody>
</table>

The Famous architecture used in a biomedical monitoring system, are an operational amplifier, must exhibit very low-referred noise, low power and high Common Mode Rejection Ratio (CMRR).
In this paper, a low voltage, low noise and high CMRR operational amplifier for portable monitoring system is proposed. The operational amplifier is able to work under 1-V supply and has high CMRR.

2. ECG Data Acquisition System

ECG data acquisition begins with the use of electrodes that attached to body skin. Three electrodes are used as sensors to detect the heart signals from a human body. Two electrodes are placed each on the left and right wrist while the third electrode is placed on the ankle of the leg as ground [13].

The ECG signal that acquired is in the range of 5uV to 8 mV. Due to the weak voltage level, the signal is fed into an amplifier circuit to be amplified to a desirable voltage level. Output from the amplifier is then fed into a bandpass filter circuit and a High Q notch filter. The purpose of this filter is to filter out the very low and high frequency noise components of the signals and the 60-Hz power line interference. The desirable analog output from the filter is then sent to S/H and ADC to become a digital signal. After that, these digital data will processed in PCs or microprocessors. Figure 1 shows the proposed ECG data acquisition system [7, 13-16].

![Figure 1. The Proposed ECG Data Acquisition](image1)

3. ECG Signal

Electrocardiogram (ECG) signal plays a vital role in the monitoring and diagnosis of the health conditions of the heart. An electrocardiogram is a recording of the small electric waves being generated during heart activity. The main tasks in the ECG signal analysis are the detection of QRS complex and the estimation of the instantaneous heart rate. Figure 2 shows an example of a normal ECG trace, which consists of a P wave, a QRS complex and a T wave.

![Figure 2. Shows an Example of a Normal ECG Trace](image2)
The P wave represents the atrial contractions.

The QRS complex represents the ventricular contractions. The R peak indicates a heartbeat.

The T wave is the last common wave in an ECG. This electrical signal is produced when the ventricles are re-polarizing.

The heart is a muscular pump made up of four chambers. The two upper chambers are called atria, and the two lower chambers are called ventricles. A natural electrical system causes the heart muscle to contract and pump blood through the heart to the lungs and the rest of the body [13].

We have collected data from MIT-BIH Arrhythmia Database [17-19], for training and testing of proposed ECG amplifier Design. See Figure 3 of the input (Vin) ECG signal.

![Figure 3. ECG Signal from MIT-BIH Arrhythmia Database. (Vin(max)=1.5mV)](image)

4. ECG Amplifier Design

A normal ECG signal falls in the range of 5uV – 8mV. The amplifier is required to increase this weak signal into an acceptable level. The main operational amplifier for biomedical applications is illustrated in Figure 4. This Two-stage architecture with miller compensation capacitor (Cc) and nulling active resistor (Rz), is used for the design of the operational amplifier with the first stage being a differential input pair and the second, a gain stage. Because the Biomedical signal is so weak, the noise will affect the real biomedical signal. Due to the low frequency of biomedical signal the flicker noise dominates, it has strong dependence on the width and length product of a CMOS transistor. The flicker noise is modeled in Eq (1), the spectral density of flicker noise is inversely proportional to the transistor area, WL. In other words, 1/f noise can have a lesser effect on larger devices. However the input pair (M1 and M2) of the input stage has been designed using large PMOS transistors. A P-channel current source (M5) and an n-channel current mirror load (M3 and M4) are used in the input stage.
\[ V_n^2 = \frac{K}{C_{ox}WL} \cdot \frac{1}{f} \quad (1) \]

The second stage of the operational amplifier includes an n-channel common-source amplifier (M6) with a p-channel current source load (M7). The high output resistances of these two transistors (M7, M6) equate to a relatively large gain for this stage and an overall moderate gain for the complete amplifier. Because the operational amplifier inputs are connected to the gates of MOS transistors, the input resistance is essentially infinite. The sizes of the transistors were designed for a bias current of 0.5μA to provide for sufficient output voltage swing, output-offset voltage, slew rate, and gain-bandwidth product.

### 4.1. Current Mirrors

Current mirrors are used extensively in MOS analog circuits both as biasing elements and as active loads to obtain high AC voltage gain [20, 21]. Enhancement mode transistors remain in saturation when the gate is tied to the drain, as the drain-to-source voltage (\(V_{DS}\)) is greater than the gate-to-source voltage (\(V_{GS}\)) due to the threshold voltage (\(V_{th}\)) drop, i.e.,

\[ V_{DS} = V_{GS} - V_{th} \quad (2) \]

Based on Eq (2), constant current sources are obtained through current mirrors designed by passing a reference current through a diode-connected (gate tied to drain) transistor.

**Figure 4. Schematic of Two-stage Operational Amplifier**

We choose a simple current mirror because low voltage (1-V). Figures 5(a) and (b) show the PMOS and NMOS current mirrors design. A PMOS mirror serve as a current source while the NMOS acts as a current sink. The voltage developed across the diode-connected transistor is applied to the gate and the source of the second transistor, which provides a constant output current. Since both the transistors have the same gate to source voltage, the currents when both transistors are in the saturation region of operation, are governed by the following Eq (3) and Eq(4) assuming matched transistors. The current ratio \(I_{out}/I_{ref}\) is determined by the
aspect ratios of the transistors. The reference current that was used in the design is 0.5μA. The desired output current is 1μA.

For the PMOS current mirror, we can write,

\[ \frac{I_{\text{OUT}}}{I_{\text{REF}}} = \frac{W_2}{L_7} \]

For the NMOS current mirror, we can write,

\[ \frac{I_{\text{OUT}}}{I_{\text{REF}}} = \frac{W_4}{L_4} \]

Figure 5. (a) PMOS Current Mirror, (b) NMOS Current Mirror

4.2. Active Resistors

There are two active resistors used in the design. Firstly, the reference current that is applied to the current mirror is obtained by means of an active resistor. The resistor here is obtained by simply connecting the gate of an NMOS (M11) to its drain as shown in Figure 6. This connection forces the MOSFET to operate in saturation.

The second active resistor a transmission gate (TG) shown in Figure 7 has been used to realize the nulling active resistance (Rz) to reduce the effects of the right hand plane zero in the transfer function. The gate of these transistors M9, M10 is biased at VDD, VSS respectively. Its small signal output resistance is obtained from Eq (5) and Eq(6) (V_{ds} very small).

The dynamic range limitations associated with single channel MOS switches can be avoided with CMOS switch shown in figure 7. Using the CMOS technology, a switch usually
constructed by connecting P-channel and N-channel enhancement mode in parallel as illustrated.

![Transmission Gate (TG)](image)

For this configuration, When Q is low, both transistors are off, creating an effective open circuit. When Q is high both transistors are on, giving a low impedance state. The bulk potentials of the p-channel and n-channel devices are taken at the highest and lowest potentials respectively. The primary advantage of the CMOS switch over the single channel MOS switch is that the dynamic analog-single range in the ON state is greatly increased [21].

\[
R_{ON} = \frac{1}{U_s C_{ox} \frac{W}{L} (V_{GS} - V_{Th})}
\]

(5)

\[
R_{OP} = \frac{1}{U_p C_{ox} \frac{W}{L} (V_{SG} - |V_{Th}|)}
\]

(6)

5. Results

5.1. Device Parameter

Table 2 gives the device parameter for a Two-stage operational amplifier.

<table>
<thead>
<tr>
<th>Device</th>
<th>Type</th>
<th>W(um)</th>
<th>L(um)</th>
</tr>
</thead>
<tbody>
<tr>
<td>M1,M2</td>
<td>P</td>
<td>10</td>
<td>0.378</td>
</tr>
<tr>
<td>M3,M4</td>
<td>N</td>
<td>18</td>
<td>0.556</td>
</tr>
<tr>
<td>M5,M8</td>
<td>P</td>
<td>35</td>
<td>0.460</td>
</tr>
<tr>
<td>M7</td>
<td>P</td>
<td>80</td>
<td>0.530</td>
</tr>
<tr>
<td>M6</td>
<td>N</td>
<td>15</td>
<td>0.100</td>
</tr>
<tr>
<td>M9</td>
<td>N</td>
<td>1</td>
<td>0.100</td>
</tr>
<tr>
<td>M10</td>
<td>P</td>
<td>10</td>
<td>0.100</td>
</tr>
<tr>
<td>M11</td>
<td>N</td>
<td>3</td>
<td>0.800</td>
</tr>
</tbody>
</table>
5.2. Frequency Response, Compensation

Operational amplifier architectures are generally two types: single-stage externally compensated or two stage internally compensated amplifiers, both of which can have a dominant two pole type frequency response [21]. Ignoring higher order poles, the small signal behavior of the two stage amplifier can be modeled by the general two poles, one zero small signal equivalent circuit shown in Figure 8. Referring back to the model of the input stage Figure 4 (Without (Cc) and (Rz)), We have two poles these are Eq (7) and Eq (8)

\[ P_1 = \frac{1}{C_1 \frac{1}{s m3}} \]  
(7)

\[ P_2 = \frac{1}{C_2 (r_{o2} r_{o4})} \]  
(8)

The compensation of the two stage CMOS amplifier can be carried out using a pole splitting capacitor. The goal of the compensation task is to achieve a phase margin greater than 45 degree. The circuit can be approximately represented by the small signal equivalent circuit of Figure 8 (without Rz), if the non-dominant poles which may exist on the circuit are neglected.

\[ (1 + g_{m2} R_z) C_1 R_4 \]
(9)

\[ \frac{-g_{m2} C_1}{C_2 C_1 + C_2 C_c + C_2 C_c} \]
(10)

\[ \frac{g_{m2}}{C_c} \]
(11)

Note that the pole due to the capacitive loading of the first stage by the second, \( p_1 \), has been pushed down to a very low frequency by the miller effect in the second stage, while the
pole due to the capacitance at the output node of the second stage \( p2 \), has been pushed to a very high frequency due to the shunt feedback. For this reason, the compensation technique is called pole splitting.

Physically, the zero arises because the compensation capacitor provides a path for the signal to propagate directly through the circuit to the output at high frequencies. Since there is no inversion in that signal path as there is in the inverting path dominant at low frequencies, stability degraded.

An even simpler approach is to insert an active nulling resistor (\( R_z \)) in series with the compensation capacitor as shown in Figure 4 and Figure 8. If \( R_z \) is assumed to be less than \( R_1 \) or \( R_2 \) and the poles are widely spaced, then the poles are: (Eq(12), Eq(13), Eq(14) and Eq(15)).

\[
P_1 = \frac{-1}{(1 + g_{m2}R_2)C_c R_1} \approx \frac{-1}{g_{m2}C_c R_1 R_2}
\]

\[
P_2 = \frac{-g_{m2}C_c}{C_1C_2 + C_cC_2 + C_1C_c} \approx \frac{-g_{m2}}{C_2}
\]

\[
P_3 = \frac{-1}{R_z C_1}
\]

\[
Z = \frac{-1}{C_c \left( \frac{1}{g_{m2} - R_z} \right)}
\]

The resistor \( R_Z = (R_{on} \parallel R_{op}) \) allows independent control over the placement of the zero. The zero vanishes when \( R_Z \) is made equal to \( 1/gm2 \). In fact, the resistor can be further increased to move the zero into the left half-plane and place it on top of \( p2 \) to improve the amplifier phase margin. \( R_Z \) can be realized by a CMOS switch transistor in the triode region.

Using CMOS switch is to increase dynamic range. Where the resistance of CMOS switch is plotted as a function of the input voltage figure 9, In this figure, the p-channel M10 and n-channel M9 devices are sized in such a way that they have an equivalent resistance to identical terminal conditions.

The peak behavior at midrange (near \( VDD/2 \)), is due the parallel combination of the two devices M9 and M10. In the right n-channel M9 dominating when \( E \) is low, and in the left p-channel M10 dominating when \( E \) is high (near \( VDD \)).

Figure 10 shows a typical variation of the gain and phase versus frequency, with \( C_c = 0.6 \) pF, \( C_p = 1 \) pF.

![Figure 9. Rz of figure 7, as a Function of E](image-url)
Figure 10 Shows a Typical Variation of the Gain and Phase versus Frequency

5.3. Common Mode Rejection Ratio CMRR

Due to the large amount of 60-Hz human in bio-potential measurements, common-mode rejection is as important as low-noise operation. CMRR is defined as the ratio of the voltage gain for a differential-mode input signal to the voltage gain for a common-mode input signal, and can be stated as [22]. Therefore, measuring the dc CMRR involves determining the change in the offset voltage due to any change in the applied common-mode voltage. But, power supply voltage variation may affect the output as well as the offset voltage. In order to ensure that the measured change in the offset voltage is only due to a change in common-mode input voltage, the output voltage of the Two-stage operational amplifier is maintained at a fixed voltage for the complete test sequence.

We simulate the complete circuit in single power supply for CMRR. The results of CMRR are up to 130dB as shown in Figure 11.

Figure 11. Show a Variation of the CMRR versus Frequency

5.4. Noise

The input stage dominates the noise of the op amp. PMOS devices offer lower flicker noise which is advantageous in our op amp design. Also, the noise component of the load devices is scaled by the ratio of their transconductance to that of the input pair devices. So, the transconductance of the input differential pair needs to be larger than that of the load pair in order to ensure low input-referred noise. There exists a trade-off between noise and the output swing of the stage. Generally, the overdrive voltage of the current loads is minimized to realize a wide output swing, but for a fixed current bias this increases the transconductance (due to increased W) and thereby results in a larger input-referred noise.
The simulation results of the input referred noise spectrum is depicted in figure 12, flicker noise below 100Hz is clearly visible, it achieves input referred noise density of $\frac{38nV}{\sqrt{Hz}}$ at 10Hz.

This a standard two-stage 11-transistor amplifier Figure 4 with miller compensation and zero-nulling active resistor $R_z=(R_n/R_p)$. All the devices operate in saturation region except the transistors M9 and M10 operate in the linear region. The input differential stage draws 1uA , while the output stage current is 1.1uA. This results in a total current consumption of 2.1uA plus the current reference $I_{ref}=0.5uA$ , i.e., a 2.6 uW power consumption from single 1V supply.

Figure 13 shows the amplified ECG (Vout) signals, note the original ECG is only 1.5mV in its peak-to-peak magnitude.

The overall performance summary of the complete circuit two-stage operational amplifier for biomedical applications is given in Table 3.
Table 3. Simulation Results of Schematic Two-stage Amplifier

<table>
<thead>
<tr>
<th>Process</th>
<th>90nm CMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power supply</td>
<td>1V</td>
</tr>
<tr>
<td>Power dissipation</td>
<td>2.6μW</td>
</tr>
<tr>
<td>CMRR</td>
<td>131 dB</td>
</tr>
<tr>
<td>Bandwidth</td>
<td>15.3kHz</td>
</tr>
<tr>
<td>PSRR+</td>
<td>70.7 dB</td>
</tr>
<tr>
<td>Ps</td>
<td>55.1 dB</td>
</tr>
<tr>
<td>Input offset voltage (Vos)</td>
<td>6.42μm</td>
</tr>
<tr>
<td>PM</td>
<td>69.46</td>
</tr>
<tr>
<td>Input-referred-noise at 10 Hz</td>
<td>138nV/√Hz</td>
</tr>
</tbody>
</table>

6. Conclusion

In this paper, we present a Two-stage operational amplifier topology for low voltage and low power, ECG Monitoring System applications. This two-stage amplifier with Miller compensation can be used in low power, low voltage High CMRR and PSRR applications such Biomedical instrument and a small battery operated devices. The circuit has been designed in a SPECTRE using 0.90μm CMOS technology.

To reduce the noise of the amplifier, we used the P-channel input devices with N-channel load, because it’s flicker noise is less than that the N-channel input devices with P-channel load.

We have described an ECG amplifier with low input-referred noise, 131-dB CMRR, less than 3μW of power consumption, and good cardiac signal fidelity.

Proposed two-stage operational amplifier with Miller compensation (Cc) and nulling active resistor (Rz), is well suited to biomedical systems such as cardiac pacemaker, electrocardiogram (ECG) where low-power consumption is of primary concern.

It seems that the input-referred-noise not minimized well, we can reducing flicker noise by using techniques, such as auto-zero-technique, or chopper-stabilization technique.

References


